PN7462AU - MRA3

EEPROM Range:0x201200 - 0x201FFF

Total Structures:33

Page I [ErrorMem]

Error Memory written by ROM in case of error

Starting Address : 0x201200


Address Type Field Name Default Value Description
[Struct:1]

Err


0x201200
Error information during ROM APIs
0x201200u8[36]str_nameIntentionallyEmpty (cstring)Reserved for MRA2 and MRA3
0x201224u32dwCauseCode0x00 (hex)Error information from ROM Boot

Page II [Ctrl]

Master Control Block for EEPROM

Starting Address : 0x201240


Address Type Field Name Default Value Description
[Struct:1]

VerInfo


0x201240
    Version Information of the Layout
	Version 28.0.0: artf178091: [CR][FW][TXOCP] Load dependent RX gain control
	Version 27.0.0: artf203315 : The Default TVDD source config to be External. DPC 5V by default.
	Version 27.0.0: Clif EEPROM 1.9.2v Settings.
	Version 26.0.0: artf157683 : Changing the wWaitTime of Tx Ldo Params. [15:14] : Lfo Clock Value and [13:0] : Waiting Time after TxLdo is started.
	Version 25.5.0: artf156243 : Update according to the Analysis Information.
	Version 25.4.0: wWaitTime value for Tx Ldo start ir changed from 250us to 1100us.
    Version 25.3.0: dwTidtTimeAdjust field added.
    Version 25.2.0: RRDD value changed from 28us to 50us and dwExtRfOnTime values to 302us.
    Version 25.1.0: Adding the RRDD and Fdt values for Jewel.
    Version 25.0.0: Clif EEPROM 1.9v settings
    
Version 24.0.2: [RC4] CLIF_ANA_NFCLD_REG.CM_RFL_NFC set to 7. [MRA3] v1.8.3 of EEPROM Version 24.0.1: Refactored dwFelicaRxRMSigproTime Version 24.0.0: Removed the Rf On and Off De-bouncing structure. : Added Rf Inter-Op timings structure and Rf hal timings : for different algos. Version 23.9.0: CLIF_ANA_NFCLD_REG.CM_RFL_NFC value changed from 7 to 3 Version 23.8.0: [MRA2] v1.8 of EEPROM Version 23.7.0: [MRA2] v1.7.4 of EEPROM Version 23.6.0: [MRA2] ClkGenClifClockStart->ClkModeAlmCm set to 0x50
0x201240u16major28 (int)Major Version
0x201242u8minor0 (int)Minor Version
0x201243u8development0 (int)Development Version
0x201244u8[32]str_nameRf#v1.9 (cstring)Canonical name to identify the EE Layout

Page III [Boot]

These values are used during during Boot up and applied to HW IPs

Starting Address : 0x201280


Address Type Field Name Default Value Description
[Struct:1]

RNG


0x201280
Random Number Generator. \see phhalRng_Init
0x201280u8bTrngFeedTimeout0x26 (hex)Programmable wait time to release gated clocks feeding the TRNG


Address Type Field Name Default Value Description
[Struct:2]

ClkGen


0x201284
Clock Generator. \ref phhalClkGen_Init
0x201284u16wXtalActivationTimeOut2000 (int)dwXtalActivationTimeOut Activation time out value
0x201286u8eSource0x00 (hex)eSource Clock source selection, \see phhalClkGen_Source_t
0x201287u8bKickOnError0x00 (hex)bKickOnError Kick on error.


Address Type Field Name Default Value Description
[Struct:3]

PcrPwrTempConfig


0x201288
Power Clock Reset Temperature Configuration related to \see phhalPcr_PwrTempConfig_t \warning This structure is tightly linked to \ref phhalPcr_PwrTempConfig_t
0x201288u8bUseTempSensor00 (int)Flag to indicate to use temperature sensor 0 or not
  • 0 : Disabled
  • 1 : Enabled
0x201289u8bUseTempSensor10 (int)Flag to indicate to use temperature sensor 1 or not
  • 0 : Disabled
  • 1 : Enabled
0x20128au8bLowTempTarget03 (int)
  • 0 : 135
  • 1 : 130
  • 2 : 125
  • 3 : 120
0x20128bu8bLowTempTarget13 (int)
  • 0 : 135
  • 1 : 130
  • 2 : 125
  • 3 : 120
0x20128cu8bHighTempTarget00 (int)
  • 0 : 135
  • 1 : 130
  • 2 : 125
  • 3 : 120
0x20128du8bHighTempTarget10 (int)
  • 0 : 135
  • 1 : 130
  • 2 : 125
  • 3 : 120


Address Type Field Name Default Value Description
[Struct:4]

PcrPwrDown


0x201290
See \ref phhalPcr_PwrDown_Setting_t It is a 32 bit value bit-file created by ORing enums of type \ref phhalPcr_PwrDown_Setting_t used to select which settings must be applied to reduce power consumption during Suspend
0x201290u32dwPwrDownSettings0x7FFFFFFF (hex) 0x7FFFFFFF : E_APPLY_ALL_SETTNGS. i.e. all power reduction settings will be applied during Suspend


Address Type Field Name Default Value Description
[Struct:5]

TxAnaStandByConfig


0x201294
TxAna register settings for standby \see phhalPcr_TxAnaStandByConfig_t
0x201294u32dwAnaTxStandByValue0F (hex) To hold CLIF standby GSN value selection
0x201298u32dwAnaTxProtStandByValue03 (hex) To hold the CLIF configuration related to powerdown


Address Type Field Name Default Value Description
[Struct:6]

EEPROM


0x20129c
EEPROM Access Settings. \see phhalEeprom_Init
0x20129cu8bEnableFastMode0 (int)Disable Fast mode for EEPROM access
  • 0 : Disabled
  • 1 : Enabled


Address Type Field Name Default Value Description
[Struct:7]

FLASH


0x2012a0
Flash Settings. \see phhalFlash_Init
0x2012a0u8bEnableFastMode0 (int)Enable or Disable fast mode for Page Flash access
  • 0 : Disabled
  • 1 : Enabled
0x2012a1u8bEnableSkipProgramOnEraseFail1 (int)Setting to decide if program phase will be attempted in the event of an erase phase failure
  • 0 : Program phase will be attempted even if erase phase failed
  • 1 : Program phase will be skipped if erase phase failed


Address Type Field Name Default Value Description
[Struct:8]

TxLdoParams


0x2012a4
Power management unit. \see phhalPmu_TxLdoInit and \see phhalPmu_TxLdoParams_t
0x2012a4u8bUseTxLdo0x00 (hex) Parameter to use internal TxLDO or external TxLDO for TVDD Source
  • 0 : Use external TxLDO
  • 1 : Use internal TxLDO
0x2012a5u8eFullPowerTvddSel0x04 (hex) TVDD Power Selection for Reader Mode. \see phhalPmu_TvddSel_t
  • 0 : 3V
  • 1 : 3.3V
  • 2 : 3.6v
  • 3 : 4.5V
  • 4 : 4.7v
  • other : Invalid
0x2012a6u8eLowPowerTvddSrc0x00 (hex)Source for the TVDD \see phhalPmu_LowPower_TvddSrc_t
  • 0 : Source is TVDD In
  • 1 : Source is VUP
  • 2 : Source is VBUS
  • other : Invalid
0x2012a7u8bOverCurrentEnable0x00 (hex)Over Current Interrupt Enable or disable
  • 0 : Disabled
  • Others : Enable
0x2012a8u16wWaitTime50272 (int)[15:14] : Lfo Clock Value and [13:0] : Waiting Time after TxLdo is started. Lfo Clk = 3 and Waiting Time = 1120us.


Address Type Field Name Default Value Description
[Struct:9]

CT


0x2012ac
Initial settings for CT Interface. \see phhalCt_InitParam_t
0x2012acu8bPullUp1 (hex)Pull UP Configuration
  • 0 : Pull Down
  • 1 : Pull UP
  • others : Undefined behaviour
0x2012adu8bConnectorType1 (hex)Connector Type
  • 0 : Normally Closed
  • others : Normally Open
0x2012aeu8bAutoCTDeactivationEnable1 (hex)Auto deactivation
  • 0 : Disabled
  • others : Enabled
0x2012afu8bSlewRate0x38 (hex)CLK,IO,VCC slew rate
  • 0 : CLK,IO,VCC slew rate
  • others : This value is directly mapped to ct_srr_reg to give enough options


Address Type Field Name Default Value Description
[Struct:10]

GPIO


0x2012b0
GPIO Bootup Configuration. Each byte represents a Gpio configuration starting from Gpio 1 to 12.
0x2012b0u8[12]OutputPUPD00 00 00 00 00 00 03 03 07 03 03 03 (hex) Lower Nibble - Related to output configuration Upper Nibble - Related to Pull-up/Pull-down configuration
  • Bit0=0 : Skip Configuration as output on Boot
  • Bit0=1 : Configure Gpio as output
  • Bit1=1 : Enable slew-rate
  • Bit2=1 : Drive the output high
  • Bit2=0 : Drive the output low
  • Bit5=1 : Apply Pull UP
  • Bit6=1 : Apply Pull Down
0x2012bcu8[12]InputISR00 00 00 00 00 00 00 00 00 00 00 00 (hex)
  • ALL=0 : Skip Configuration on Boot
  • Bit0=0 : Un-Configure as input
  • Bit0=1 : Configure/SET as Input
  • Bit1=1 : GPIO is a wakeup source
  • Bit2=1 : GPIO is an interrupt source
  • Bit4=1 : Level Sensitive Interrupt
  • Bit5=1 : Interrupt on Active Low or Falling Edge
  • Bit6=1 : Interrupt on Both Edges

Page IV [HW]

Hardware Configurations / Default settings. These settings are not applied direclty at bootup but eventually during the course of usage of the IPs.

Starting Address : 0x201300


Address Type Field Name Default Value Description
[Struct:1]

WakeUpConfig


0x201300
Wakeup Sources \see phhalPcr_WakeUpConfig_t
0x201300u16wWakeUpTimerVal300 (int)Timer value for the wake up in milliseconds
0x201302u8bEnableHIFWakeup0 (int)Flag to know the host interface wake up
  • 0 : Disabled
  • 1 : Enabled
0x201303u8bI2CAddr0x28 (hex)I2C address if the wake up is configured for HIF
0x201304u8bWakeUpTimer1 (int)Flag to enable the wake up timer as wake up source
  • 0 : Disabled
  • 1 : Enabled
0x201305u8bWakeUpRfLdt0 (int)Flag to enable the RfLdt as wake up source
  • 0 : Disabled
  • 1 : Enabled
0x201306u8bWakeUpPvddLim1 (int)Flag to enable Pvdd current limitation as wake up source when it goes below the lower threshold
  • 0 : Disabled
  • 1 : Enabled
0x201307u8bWakeUpCtPr1 (int)Flag to enable CT presence as wake up source when it goes below the lower threshold
  • 0 : Disabled
  • 1 : Enabled
0x201308u8bWakeUpIntAux0 (int)Flag to enable PVDD Auxiliary interrupt as wake up source when it goes below the lower threshold
  • 0 : Disabled
  • 1 : Enabled
0x201309u8bWakeUpTvddMon0 (int) Flag to enable Tvdd Monitoring as wake up source when it goes below the lower threshold
  • 0 : Disabled
  • 1 : Enabled
0x20130au8bWakeUpGpio0 (int) Flag to enable Gpio as wake up source when it goes below the lower threshold
  • 0 : Disabled
  • 1 : Enabled


Address Type Field Name Default Value Description
[Struct:2]

RfAntennae


0x20130c
Antennae type. ALM or PLM
0x20130cu8enableALM0 (hex)
  • 1 : ALM is used.
  • 0 : PLM is used.


Address Type Field Name Default Value Description
[Struct:3]

RfInitUserEE


0x201310
\see phhalRf_InitUserEE_t
0x201310u32dwAgcConfig1CMValue0x0107FF7 (hex)Card mode AGC Config1 value
0x201314u32dwAgcConfig0CMValue0x44003 (hex)Card mode AGC Config0 value
0x201318u32dwLCPDRefValue0x000020AC (hex)Reference value of AGC for LPCD
0x20131cu32dwLCPDThreashold0x00000005 (hex)Threshold value for LPCD
0x201320u32dwLCPDDurations0x00000028 (hex)Duration value for LPCD
0x201324u16wAgcCMInputValue0x00 (hex)Card Mode most possible sensitive input value
0x201326u8bAnaNFCLD0x0C (hex)NFC LD Threshold value
0x201327u8bAnaTxProt0x09 (hex)Initial value for Ana Tx Prot Register


Address Type Field Name Default Value Description
[Struct:4]

RfDPC


0x201328
\see phhalRf_DPCConfig_t
0x201328u16wControlCycle0x4E20 (hex)Sets the value for the periodic regulation. Time base is 1/20Mhz. (Example: Value of 20000 is equal to 1ms)
0x20132au16wAgcFastModeConfig0x2540 (hex)Controls AGC FastMode (StepSizeEnabled: 13 + StepSize: 12..11 + DurationEnabled: 10 + Duration: 9..0 )
0x20132cu16wAgcTrshLow0x144 (hex)Low threashold for gearshift
0x20132eu16wGuardTimeFastMode0x88B8 (hex) Guard time after AGC fast mode has been triggered. This happens in the following scenarios: - End of Receive - End of Transmit - After a gear switch Time base is 1/20MHz (Example: Value of 2000 is equal to 100us)
0x201330u16wGuardTimeSofDetected0x61A8 (hex)Guard time after SoF or SC detection. This is to avoid any DPC regulation between SoF/SC and actual begin of reception. Time base is 1/20MHz (Example: Value of 2000 is equal to 100us)
0x201332u16wGuardTimeFieldOn0x0190 (hex)Guard time after Gear Switch during FieldOn instruction. Time base is 1/20MHz (Example: Value of 2000 is equal to 100us)
0x201334u16[15]wAgcTrshHigh0x014A 0x014B 0x014A 0x0148 0x0146 0x0143 0x013D 0x012E 0x0170 0x00AD 0x00A7 0x009E 0x0096 0x0087 0x004A (hex)High threasholds for each gear
0x201352u8bOcProtControl0x73 (hex)Control byte (StartGear: 7..4 bits + GearStep: 3..1 bits + OcProtLoopEnabled: 0 bit )
0x201353u8bAgcXi0x0 (hex)Compensation value for the AGC
0x201354u8bDebug0x0 (hex)Enable/Disable debug signals
0x201355u8bAgcShiftValue0x05 (hex)Shift value for AGC dynamic low threshold adjustment
0x201356u8bSizeOfLUT0x09 (hex)Number of fields in the following configuration look up table
0x201357u8[15]bConfigLUT0xF9 0xF1 0xF3 0xF5 0xF7 0xF0 0xF2 0xF4 0xF6 0x96 0x66 0x46 0x36 0x26 0x16 (hex)Look up table for configuration values


Address Type Field Name Default Value Description
[Struct:5]

RfPcdShaping


0x201368
\see phhalRf_PcdShapeConfig_t
0x201368u32[20]dwConfiguration0x08079991 0x00089991 0x17A09991 0x0040F991 0x0010B992 0x00209BA2 0x0040E9A2 0x00089A92 0x0080F992 0x08479093 0x080799A7 0x00089997 0x17309997 0x00014681 0x00104A85 0x00000000 0x00000000 0x00000000 0x00000000 0x00000000 (hex)The lookup table for the configuration for PCD shaping.
0x2013b8u8bSizeOfLUT0x2D (hex)Number of elements in the following configuration look up table.


Address Type Field Name Default Value Description
[Struct:6]

RfAPC


0x2013bc
APC Settings
0x2013bcu16bRssiTimer0x423 (hex)Periodic timer to reapply RSSI while transceiver is in Wait4Data state. Unit is 128/fc (106kHz) if set to 0 it means feature is not used 0423 == ~10ms
0x2013beu8bRssiLutSize0x10 (hex)Size of LUT: DO NOT MODIFY this parameter
0x2013bfu8bRssiNbEntries0x00 (hex)Number of entries in RSSI look up table (it refers to dwRssiEntry0 to dwRssiEntryX). If set to 0 then no RSSI algo is applied
0x2013c0u32[16]dwRssiEntry0x84000000 0x009806C0 0x00C41180 0x00D81E00 0x00DA2580 0x01202F80 0x00243700 0x00AA3E80 0x00000000 0x00000000 0x00000000 0x00000000 0x00000000 0x00000000 0x00000000 0x00000000 (hex) Purpose of each bits: bits 26:24 = TXLDO output voltage: PMU_TXLDO_CONTROL_REG / TXLDO_SELECT bits 23:22 = CLIF_ANA_TX_AMPLITUDE_REG / TX_CW_AMPLITUDE_ALM_CM bits 21:21 = CLIF_TX_CONTROL_REG / TX_ALM_TYPE_SELECT bits 20:16 = CLIF_ANA_TX_AMPLITUDE_REG / TX_RESIDUAL_CARRIER bits 15:00 = CLIF_RSSI_REG / AGC_VALUE[15:6] + ADC_DATA_Q[5:0]
0x201400u32dwRssiEntry0overwrite0x03000000 (hex)Replacement of dwRssiEntry[0] for trigger ReqA/ReqB


Address Type Field Name Default Value Description
[Struct:7]

RfInterOpTimings


0x201404
Rf Timings for the Inter-op issues
0x201404u32dwExtRfOnTime302 (int)Value of Time(us) for Peer to turn the Rf On
0x201408u32dwExtRfOffTime10 (int)Value of Time(us) for Peer to turn the Rf off after Transmitting data
0x20140cu32dwIntRfOnTime302 (int)Value of Time(us) for Internal Rf On in active communication
0x201410u32dwRRDDTime50 (int)Value of Time(us) for RRDD for Jewel (((28 + (2 * 9.44)) + Tolerence) = 50).
0x201414u32dwTidtTimeAdjust50 (int)Value of Time(us) for Tidt adjust to meet the spec timings of Tadt(Tadt > 768/fc(~57)).


Address Type Field Name Default Value Description
[Struct:8]

RfHalTimings


0x201418
Rf Timings different algo.
0x201418u32dwClkErrRecoveryTime50 (int)Time(us) for Clock Error Recovery
0x20141cu32dwRfOffDeBouncingTime20 (int)Time(us) for External Rf off De-Bouncing
0x201420u32dwPbfAlmFwResetTime100 (int)Time(us) for Pbf Alm Fw Reset Timer
0x201424u32dwFelicaRxRMSigproTime2000 (int)Time(us) for Felica Stuck Timer in Card mode when SIGPRO RM is used


Address Type Field Name Default Value Description
[Struct:9]

DPLLCfg


0x201428
DPLL Configurations
0x201428u32DpllControl0x63 (hex)Dpll Control
0x20142cu32DpllInit0x00171433 (hex)Dpll Init
0x201430u32DpllGear0x00042A55 (hex)Dpll Gear
0x201434u32DpllInitFreq0x80008591 (hex)Dpll Init Freq


Address Type Field Name Default Value Description
[Struct:10]

DPLLClkPhaseAdjustment


0x201438
DPLL Clock Phase Adjustment Configuration
0x201438u32DpllInitCeA0x00000000 (hex)Dpll Init value for card emulation A
0x20143cu32AnaClkManCeA0x00000005 (hex) Value of Ana Clk Man for card emulation A
0x201440u32DpllInitCeB0x00000000 (hex)Dpll Init value for card emulation B
0x201444u32AnaClkManCeB0x00000005 (hex) Value of Ana Clk Man for card emulation B
0x201448u32DpllInitCeF0x00000000 (hex)Dpll Init value for card emulation F
0x20144cu32AnaClkManCeF0x00000005 (hex) Value of Ana Clk Man for card emulation F


Address Type Field Name Default Value Description
[Struct:11]

RfLdtParams


0x201450
\see phhalPcr_RfLdtParams_t
0x201450u8bRfldRefLo02 (int) Higher Reference Value for RF Level Detector
0x201451u8bRfldRefHi03 (int) Lower Reference Value for RF Level Detector
0x201452u8bEnableAdvancedRFLD0 (int) Should we used advanced RFLD Feature or normal RFLD Feature
0x201453u8bPadding0 (int) Structure padding.


Address Type Field Name Default Value Description
[Struct:12]

RfTestBus


0x201454
Test Bus configuration of RF
0x201454u32dwAnaTB0x00000000 (hex) 0x00: No Analog Test Bus Signal Enabled
0x201458u32dwDAC0x00000000 (hex) 0x00 : No Analog Test Bus Signal Enabled
0x20145cu8bTbDigi10x02 (hex) 0x02 : Tx Active
0x20145du8bTbDigi20x00 (hex) 0x00 : No Digital Test Bus Signal2 Enabled


Address Type Field Name Default Value Description
[Struct:13]

ClkGenClifClockStart


0x201460
Configuration for ClkGen to start Clif Clock
0x201460u8ClkModePassiveRm0x00 (hex) Value of Ana Clk field for Passive Reader Mode
0x201461u8ClkModeActive0x10 (hex) Value of Ana Clk field for Active Mode
0x201462u8ClkModePlmCm0x50 (hex) Value of Ana Clk field for PLM Card Mode
0x201463u8ClkModeAlmCm0x50 (hex) Value of Ana Clk field for Alm Card Mode


Address Type Field Name Default Value Description
[Struct:14]

I2CM


0x201464
Default configuration for I2C Master. These values are primarily used for phExHif.
0x201464u32dwDataRateHz100000 (int)I2C Master transaction data rate in Hz.
0x201468u8bSlaveAddr0x28 (hex)I2C 7-bit slave address.


Address Type Field Name Default Value Description
[Struct:15]

SPIM


0x20146c
SPI Master configurations
0x20146cu8bModes00 (hex)Specifies the SPIM mode (CPOL, CPHA) of operation, \see phhalSPIM_Modes_t.
0x20146du8bDataRate00 (hex)Specifies the SPIM transaction data rate. \see phhalSPIM_Configure
  • 0 : 1.0 MHz
  • 1 : 1.51 MHz
  • 2 : 2.09 MHz
  • 3 : 2.47 MHz
  • 4 : 3.01 MHz
  • 5 : 4.52 MHz
  • 6 : 5.42 MHz
  • 7 : 6.78 MHz


Address Type Field Name Default Value Description
[Struct:16]

HIF


0x201470
Host interface configurations. These values are primarily used for phExHif.
0x201470u8bInterface1 (hex)Hif interfaces like I2C, SPI, HSU, USB or disabled.
  • 0 : Disabled
  • 1 : I2C
  • 2 : SPI
  • 3 : HSU
  • 4 : USB
0x201471u8bI2cConfig0x00 (hex)Refer phhalHif_Config_t->sI2cConfig in Hif module.
0x201472u8bSpiConfig0x00 (hex)Refer phhalHif_Config_t->sSpiConfig in Hif module.
0x201473u8bIsHsuBoot0x00 (hex)Set the Hsu Wakeup simulation.
0x201474u8bEndOfFrame0x00 (hex)Hsu Eof size - Maximum interbyte duration.
0x201475u8bStopBits0x00 (hex)Number of Hsu stop bits.
0x201476u8bDummyBytes0x00 (hex)Number of Dummy bytes, used during standby phase.
0x201477u8bBaudRate0x00 (hex)Refer phhalHif_Hsu_BaudRate_t.
0x201478u8bBufferType0 (hex)Hif interfaces like I2C, SPI, HSU, USB or disabled.
  • 0 : E_BUFFER_FORMAT_FREE, transparent (generic HW protocol format).
  • 1 : E_BUFFER_FORMAT_FIXED, Header + Payload + Crc.
  • 2 : E_BUFFER_FORMAT_NATIVE, transparent with Size at 1st Word.
0x201479u8bShortFrameLen0x00 (hex)Number of bytes representing ShortFrame.
0x20147au8bStoreErrData0x00 (hex)Store error data or discard error data.
  • 0 : Disabled
  • 1 : Enabled
0x20147bu8bHeaderSize0x00 (hex)Header Size in Fixed Format.
0x20147cu8bTimeout0x00 (hex)Inter character Tx Timeout in steps of 3.6us.
0x20147du8bEnableVBUSPullDown0x00 (hex) If the user board takes more time than expected to detect discharge during self power mode, user can set this bit to discharge faster. There is a possibility of performance improvement of detecting USB disconnected based on PULLDOWN enabled/disabled.

Page V [phRFLP]

Values for RF Load Protocol based on:

               Name : 65x65_PLM_MRA3              
            Antenna : 65x65 PLM              
      Last Modified : 2/1/2016              
        Last Author : Maniraj Ashirwad G              
     Version Number : Comments              
               V1.0 : Initial Version. Changes in this excel sheet and user_ee_65x65.xml &  should be logged further. User_ee.xml should be same as user_ee_65x65.xml while generating the eeprom for 65x65 Antenna.              
               V1.1 : DYNAMIC_BPSK_TH_ENABLE - Enabled for Felica Reader Mode Passive Initiator 212 and 424
    CLIF_ANA_CLK_MAN_REG - Register Value added for Felica Passive CM transition (For ALM :  GTM and Felica values are different)              
               V1.2 : All the test bus signal are disable except TX_ACTIVE on Digital Test Bus 1 (GPIO4) in user_ee_65x65_5V.xml
               V1.3 : For Type A RM 848   in CLIF_ANA_TX_SHAPE_CONTROL_REG register   TX_SET_TAU_MOD_FALLING   TX_SET_TAU_MOD_RISING are changed for RM A-848 fixing ISO OverShoot Failure
    For Type A RM 848 :  in CLIF_ANA_TX_AMPLITUDE_REG register   TX_GSN_MOD_RM is changed to fix ISO Overshoot Failure.
              V1.4  : Integration with the excel sheet PN5180_RF_ConfigurationSnapshot_20151103              
              V1.5  : 1. Bug Fix - SC3871
    2. Bit Fields of "CLIF_SIGPRO_ADCBCM_CONFIG_REG" :  are updated with MRA2 Bit Fields
             V1.5.1 : 1. Bug Fix - Type B update for "CLIF_TX_SYMBOL1_DEF_REG"              
             V1.5.2 : Bug Fix - SC3897. TX_CW_AMP_REF2TVDD is set to '0' in the boot settings              
               V1.6 : Integration with the PN5180 Eeprom Configuration "PN5180 FW RC4 release - V0.143". 
                    : Register Changes:
                    : CLIF_ANA_RX_REG -  A212, A424,A848, B424, B848, 1800 - 18.88 SC424 2M, 1800 - 18.88 SC424 4M, 1800 - 18.88 SC848 2M,1800 - 18.88 SC848 4M, 1800 - 9.44 SC424 2M, 1800 - 9.44 SC424 4M, 1800 - 9.44 SC848 2M, 1800 - 9.44 SC848 4M
                    : 
                    : CLIF_SIGPRO_RM_CONFIG1_REG - A212, A424, A848, B212, B424, B848,1800 - 18.88 SC424 2M, 1800 - 18.88 SC424 4M, 1800 - 9.44 SC424 2M, 1800 - 9.44 SC424 4M              
               V1.7 : No update - Created by Purnank              
             V1.7.1 : TXOCP configuration update for 65x65 <4v. Agc Ref = 220              
             V1.7.2 : CLIF_SIGPRO_ADCBCM_CONFIG_REG configuration update based for MRA2 Addition bit fields.
    CLIF_SIGPRO_ADCBCM_CONFIG_REG - GTM : CM - A106   A212   A424   A848   F212   F424   AI 212   AI 424
             V1.7.3 : PCD Shaping configuration update for 65x65              
             V1.7.4 : Renaming of TxOCP to DPC (eeprom xml files)              
               V1.8 : Separate PCD configuration added for <4v and >4v configuration              
             V1.8.1 : CLIF_ANA_NFCLD_REG value is updated - Initiator. 
    EDGE_DETECT_TAP_SEL updated for Type A 424 :  848 CM - Target              
             V1.8.2 : CLIF_ANA_NFCLD_REG set to 0x0C              
             V1.8.3 : CLIF_ANA_NFCLD_REG set to 0x07              
               V1.9 : 1. CLIF_TEST_CONTROL_REG added to the Initiator Tab
             V1.9.1 : Change for 30x50mm 5V DPC Config (AGC Hi Threshold) no change for 65x65mm              
             V1.9.2 : CLIF_ANA_NFCLD_REG set to 0x1C in boot setting              
Generated from clifcsv_to_xml.py version 2016.01.21_00 on 2016-12-09

Starting Address : 0x201480


Address Type Field Name Default Value Description
[Struct:1]

T_Tx_val


0x201480
Value to be applied to the corresponding CLIF register for CLIF Target Mode - Transmit.
0x201480u32u32_T_TX_GTM_00_TRANSCEIVE_CONTROL_REG7200 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_GTM starts from here.
0x201484u32u32_T_TX_GTM_01_ANA_PBF_CONTROL_REG2c (hex) Value for Register CLIF_ANA_PBF_CONTROL_REG.
0x201488u32u32_T_TX_GTM_02_ANA_TX_AMPLITUDE_REGffff4000 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x20148cu32u32_T_TX_GTM_03_ANA_TX_CLK_CONTROL_REG1 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201490u32u32_T_TX_GTM_04_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201494u32u32_T_TX_GTM_05_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201498u32u32_T_TX_GTM_06_ANA_TX_SHAPE_CONTROL_REG0 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20149cu32u32_T_TX_GTM_07_TX_CONTROL_REG0 (hex) Value for Register CLIF_TX_CONTROL_REG.
0x2014a0u32u32_T_TX_GTM_08_ANA_CLK_MAN_REG10 (hex) Value for Register CLIF_ANA_CLK_MAN_REG.
0x2014a4u32u32_T_TX_A_106_P_00_TRANSCEIVE_CONTROL_REG7202 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_A_106_P starts from here.
0x2014a8u32u32_T_TX_A_106_P_01_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2014acu32u32_T_TX_A_106_P_02_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2014b0u32u32_T_TX_A_212_00_TRANSCEIVE_CONTROL_REG7202 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_A_212 starts from here.
0x2014b4u32u32_T_TX_A_212_01_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2014b8u32u32_T_TX_A_212_02_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2014bcu32u32_T_TX_A_424_00_TRANSCEIVE_CONTROL_REG7202 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_A_424 starts from here.
0x2014c0u32u32_T_TX_A_424_01_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2014c4u32u32_T_TX_A_424_02_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2014c8u32u32_T_TX_A_848_00_TRANSCEIVE_CONTROL_REG7202 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_A_848 starts from here.
0x2014ccu32u32_T_TX_A_848_01_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2014d0u32u32_T_TX_A_848_02_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2014d4u32u32_T_TX_F_P_00_TRANSCEIVE_CONTROL_REG0 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_F_P starts from here.
0x2014d8u32u32_T_TX_F_P_01_ANA_TX_AMPLITUDE_REGffff4000 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x2014dcu32u32_T_TX_F_P_02_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2014e0u32u32_T_TX_F_P_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2014e4u32u32_T_TX_F_P_04_ANA_CLK_MAN_REG10 (hex) Value for Register CLIF_ANA_CLK_MAN_REG.
0x2014e8u32u32_T_TX_ACT_00_ANA_PBF_CONTROL_REGa0 (hex) Value for Register CLIF_ANA_PBF_CONTROL_REG. Note: Configuration: T_TX_ACT starts from here.
0x2014ecu32u32_T_TX_ACT_01_TX_CONTROL_REG0 (hex) Value for Register CLIF_TX_CONTROL_REG.
0x2014f0u32u32_T_TX_ACT_02_ANA_CLK_MAN_REG10 (hex) Value for Register CLIF_ANA_CLK_MAN_REG.
0x2014f4u32u32_T_TX_A_106_ACT_00_TRANSCEIVE_CONTROL_REG35002 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_A_106_ACT starts from here.
0x2014f8u32u32_T_TX_A_106_ACT_01_ANA_TX_AMPLITUDE_REGffff50f4 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x2014fcu32u32_T_TX_A_106_ACT_02_ANA_TX_CLK_CONTROL_REG783 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201500u32u32_T_TX_A_106_ACT_03_TX_UNDERSHOOT_CONFIG_REG17 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201504u32u32_T_TX_A_106_ACT_04_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201508u32u32_T_TX_A_106_ACT_05_ANA_TX_SHAPE_CONTROL_REG1b000f43 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20150cu32u32_T_TX_A_106_ACT_06_TX_DATA_MOD_REG230104 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x201510u32u32_T_TX_A_106_ACT_07_TX_SYMBOL23_MOD_REG260104 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x201514u32u32_T_TX_A_106_ACT_08_TX_SYMBOL01_MOD_REG230104 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201518u32u32_T_TX_F_212_ACT_00_TRANSCEIVE_CONTROL_REG30000 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_F_212_ACT starts from here.
0x20151cu32u32_T_TX_F_212_ACT_01_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x201520u32u32_T_TX_F_212_ACT_02_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201524u32u32_T_TX_F_212_ACT_03_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201528u32u32_T_TX_F_212_ACT_04_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x20152cu32u32_T_TX_F_212_ACT_05_ANA_TX_SHAPE_CONTROL_REG7010744 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201530u32u32_T_TX_F_212_ACT_06_TX_DATA_MOD_REG15 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x201534u32u32_T_TX_F_212_ACT_07_TX_SYMBOL01_MOD_REG15 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201538u32u32_T_TX_F_424_ACT_00_TRANSCEIVE_CONTROL_REG30000 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: T_TX_F_424_ACT starts from here.
0x20153cu32u32_T_TX_F_424_ACT_01_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x201540u32u32_T_TX_F_424_ACT_02_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201544u32u32_T_TX_F_424_ACT_03_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201548u32u32_T_TX_F_424_ACT_04_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x20154cu32u32_T_TX_F_424_ACT_05_ANA_TX_SHAPE_CONTROL_REG7010f33 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201550u32u32_T_TX_F_424_ACT_06_TX_DATA_MOD_REG16 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x201554u32u32_T_TX_F_424_ACT_07_TX_SYMBOL01_MOD_REG16 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201558u32u32_T_TX_B_00_ANA_TX_AMPLITUDE_REGffff0000 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: T_TX_B starts from here.


Address Type Field Name Default Value Description
[Struct:2]

T_Rx_val


0x20155c
Value to be applied to the corresponding CLIF register for CLIF Target Mode - Receive.
0x20155cu32u32_T_RX_GTM_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_GTM starts from here.
0x201560u32u32_T_RX_GTM_01_ANA_AGC_REG2 (hex) Value for Register CLIF_ANA_AGC_REG.
0x201564u32u32_T_RX_GTM_02_AGC_CONFIG1_REG10207ff7 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201568u32u32_T_RX_GTM_03_AGC_CONFIG0_REG4003 (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x20156cu32u32_T_RX_GTM_04_AGC_INPUT_REG3000150 (hex) Value for Register CLIF_AGC_INPUT_REG.
0x201570u32u32_T_RX_GTM_05_SIGPRO_ADCBCM_THRESHOLD_REG80060 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x201574u32u32_T_RX_GTM_06_SIGPRO_ADCBCM_CONFIG_REGf809d0d (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201578u32u32_T_RX_GTM_07_ANA_CM_CONFIG_REG4080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x20157cu32u32_T_RX_GTM_08_SIGPRO_CM_CONFIG_REG6b40 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201580u32u32_T_RX_GTM_09_SIGPRO_RM_CONFIG1_REG10ccc05 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201584u32u32_T_RX_GTM_10_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x201588u32u32_T_RX_A_00_SIGPRO_RM_CONFIG1_REG0 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG. Note: Configuration: T_RX_A starts from here.
0x20158cu32u32_T_RX_A_106_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_A_106 starts from here.
0x201590u32u32_T_RX_A_106_01_AGC_CONFIG1_REG10207ff7 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201594u32u32_T_RX_A_106_02_AGC_CONFIG0_REG44003 (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201598u32u32_T_RX_A_106_03_SIGPRO_ADCBCM_THRESHOLD_REG4003c (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x20159cu32u32_T_RX_A_106_04_SIGPRO_ADCBCM_CONFIG_REG180f9ed (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x2015a0u32u32_T_RX_A_106_05_ANA_CM_CONFIG_REG4080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x2015a4u32u32_T_RX_A_106_06_SIGPRO_CM_CONFIG_REG944 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x2015a8u32u32_T_RX_A_106_07_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x2015acu32u32_T_RX_A_212_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_A_212 starts from here.
0x2015b0u32u32_T_RX_A_212_01_AGC_CONFIG1_REG10207ff7 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x2015b4u32u32_T_RX_A_212_02_AGC_CONFIG0_REG44003 (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2015b8u32u32_T_RX_A_212_03_SIGPRO_ADCBCM_THRESHOLD_REG3000e0 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x2015bcu32u32_T_RX_A_212_04_SIGPRO_ADCBCM_CONFIG_REG880f9ef (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x2015c0u32u32_T_RX_A_212_05_ANA_CM_CONFIG_REG7080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x2015c4u32u32_T_RX_A_212_06_SIGPRO_CM_CONFIG_REG944 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x2015c8u32u32_T_RX_A_212_07_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x2015ccu32u32_T_RX_A_424_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_A_424 starts from here.
0x2015d0u32u32_T_RX_A_424_01_AGC_CONFIG1_REG10207ff7 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x2015d4u32u32_T_RX_A_424_02_AGC_CONFIG0_REG44003 (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2015d8u32u32_T_RX_A_424_03_SIGPRO_ADCBCM_THRESHOLD_REG200040 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x2015dcu32u32_T_RX_A_424_04_SIGPRO_ADCBCM_CONFIG_REG8805d0f (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x2015e0u32u32_T_RX_A_424_05_ANA_CM_CONFIG_REG4080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x2015e4u32u32_T_RX_A_424_06_SIGPRO_CM_CONFIG_REG1144 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x2015e8u32u32_T_RX_A_424_07_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x2015ecu32u32_T_RX_A_848_00_ANA_RX_REG390af (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_A_848 starts from here.
0x2015f0u32u32_T_RX_A_848_01_AGC_CONFIG1_REG10207ff7 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x2015f4u32u32_T_RX_A_848_02_AGC_CONFIG0_REG44003 (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2015f8u32u32_T_RX_A_848_03_SIGPRO_ADCBCM_THRESHOLD_REG180040 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x2015fcu32u32_T_RX_A_848_04_SIGPRO_ADCBCM_CONFIG_REG41101e71 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201600u32u32_T_RX_A_848_05_ANA_CM_CONFIG_REG4080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x201604u32u32_T_RX_A_848_06_SIGPRO_CM_CONFIG_REG1144 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201608u32u32_T_RX_A_848_07_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x20160cu32u32_T_RX_F_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_F starts from here.
0x201610u32u32_T_RX_F_01_AGC_CONFIG1_REG207ff6 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201614u32u32_T_RX_F_02_AGC_CONFIG0_REG4400b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201618u32u32_T_RX_F_03_SIGPRO_ADCBCM_THRESHOLD_REG80060 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x20161cu32u32_T_RX_F_04_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x201620u32u32_T_RX_F_212_00_SIGPRO_ADCBCM_CONFIG_REGf80ad05 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG. Note: Configuration: T_RX_F_212 starts from here.
0x201624u32u32_T_RX_F_212_01_SIGPRO_CM_CONFIG_REG6206 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201628u32u32_T_RX_F_424_00_SIGPRO_ADCBCM_CONFIG_REGf80ad09 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG. Note: Configuration: T_RX_F_424 starts from here.
0x20162cu32u32_T_RX_F_424_01_SIGPRO_CM_CONFIG_REG6206 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201630u32u32_T_RX_ACT_00_AGC_CONFIG1_REG207ff6 (hex) Value for Register CLIF_AGC_CONFIG1_REG. Note: Configuration: T_RX_ACT starts from here.
0x201634u32u32_T_RX_ACT_01_AGC_CONFIG0_REG4400b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201638u32u32_T_RX_A_106_ACT_00_SIGPRO_CM_CONFIG_REG104 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG. Note: Configuration: T_RX_A_106_ACT starts from here.
0x20163cu32u32_T_RX_F_212_ACT_00_SIGPRO_ADCBCM_THRESHOLD_REG80060 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG. Note: Configuration: T_RX_F_212_ACT starts from here.
0x201640u32u32_T_RX_F_212_ACT_01_SIGPRO_ADCBCM_CONFIG_REGf801c85 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201644u32u32_T_RX_F_212_ACT_02_SIGPRO_CM_CONFIG_REG6206 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201648u32u32_T_RX_F_424_ACT_00_SIGPRO_ADCBCM_THRESHOLD_REG80060 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG. Note: Configuration: T_RX_F_424_ACT starts from here.
0x20164cu32u32_T_RX_F_424_ACT_01_SIGPRO_ADCBCM_CONFIG_REGf801c89 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201650u32u32_T_RX_F_424_ACT_02_SIGPRO_CM_CONFIG_REG6206 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201654u32u32_T_RX_B_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: T_RX_B starts from here.
0x201658u32u32_T_RX_B_01_BBA_CONTROL_REG341 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x20165cu32u32_T_RX_B_106_00_SIGPRO_ADCBCM_THRESHOLD_REG6400c8 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG. Note: Configuration: T_RX_B_106 starts from here.
0x201660u32u32_T_RX_B_106_01_SIGPRO_ADCBCM_CONFIG_REG1780adef (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201664u32u32_T_RX_B_212_00_SIGPRO_ADCBCM_THRESHOLD_REG6400c8 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG. Note: Configuration: T_RX_B_212 starts from here.
0x201668u32u32_T_RX_B_212_01_SIGPRO_ADCBCM_CONFIG_REG17805def (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x20166cu32u32_T_RX_B_424_00_SIGPRO_ADCBCM_THRESHOLD_REG6400c8 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG. Note: Configuration: T_RX_B_424 starts from here.
0x201670u32u32_T_RX_B_424_01_SIGPRO_ADCBCM_CONFIG_REG17805def (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201674u32u32_T_RX_B_848_00_SIGPRO_ADCBCM_THRESHOLD_REG6400a8 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG. Note: Configuration: T_RX_B_848 starts from here.
0x201678u32u32_T_RX_B_848_01_SIGPRO_ADCBCM_CONFIG_REG17805c71 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.


Address Type Field Name Default Value Description
[Struct:3]

I_Tx_val


0x20167c
Value to be applied to the corresponding CLIF register for CLIF Initiator Mode - Transmit.
0x20167cu32u32_I_TX_00_ANA_PBF_CONTROL_REGa0 (hex) Value for Register CLIF_ANA_PBF_CONTROL_REG. Note: Configuration: I_TX starts from here.
0x201680u32u32_I_TX_A_00_TRANSCEIVE_CONTROL_REG5041 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: I_TX_A starts from here.
0x201684u32u32_I_TX_A_106_00_ANA_TX_AMPLITUDE_REGffff50f4 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_A_106 starts from here.
0x201688u32u32_I_TX_A_106_01_ANA_TX_CLK_CONTROL_REG783 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x20168cu32u32_I_TX_A_106_02_TX_UNDERSHOOT_CONFIG_REG17 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201690u32u32_I_TX_A_106_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201694u32u32_I_TX_A_106_04_ANA_TX_SHAPE_CONTROL_REG1b000f43 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201698u32u32_I_TX_A_106_05_TX_DATA_MOD_REG230104 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x20169cu32u32_I_TX_A_106_06_TX_SYMBOL23_MOD_REG230104 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x2016a0u32u32_I_TX_A_106_07_TX_SYMBOL_CONFIG_REG0 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x2016a4u32u32_I_TX_A_106_08_TX_SYMBOL01_MOD_REG230104 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x2016a8u32u32_I_TX_A_212_00_ANA_TX_AMPLITUDE_REGffff50f4 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_A_212 starts from here.
0x2016acu32u32_I_TX_A_212_01_ANA_TX_CLK_CONTROL_REG83 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2016b0u32u32_I_TX_A_212_02_TX_UNDERSHOOT_CONFIG_REG5 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2016b4u32u32_I_TX_A_212_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2016b8u32u32_I_TX_A_212_04_ANA_TX_SHAPE_CONTROL_REG1b000f43 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2016bcu32u32_I_TX_A_212_05_TX_DATA_MOD_REGf0105 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x2016c0u32u32_I_TX_A_212_06_TX_SYMBOL23_MOD_REGf0105 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x2016c4u32u32_I_TX_A_212_07_TX_SYMBOL_CONFIG_REG0 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x2016c8u32u32_I_TX_A_424_00_ANA_TX_AMPLITUDE_REGffff50f4 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_A_424 starts from here.
0x2016ccu32u32_I_TX_A_424_01_ANA_TX_CLK_CONTROL_REG83 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2016d0u32u32_I_TX_A_424_02_TX_UNDERSHOOT_CONFIG_REG5 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2016d4u32u32_I_TX_A_424_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2016d8u32u32_I_TX_A_424_04_ANA_TX_SHAPE_CONTROL_REG1b000f43 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2016dcu32u32_I_TX_A_424_05_TX_DATA_MOD_REG60106 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x2016e0u32u32_I_TX_A_424_06_TX_SYMBOL23_MOD_REG60106 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x2016e4u32u32_I_TX_A_424_07_TX_SYMBOL_CONFIG_REG0 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x2016e8u32u32_I_TX_A_848_00_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_A_848 starts from here.
0x2016ecu32u32_I_TX_A_848_01_ANA_TX_CLK_CONTROL_REG83 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2016f0u32u32_I_TX_A_848_02_TX_UNDERSHOOT_CONFIG_REG1 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2016f4u32u32_I_TX_A_848_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2016f8u32u32_I_TX_A_848_04_ANA_TX_SHAPE_CONTROL_REG1f000f45 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2016fcu32u32_I_TX_A_848_05_TX_DATA_MOD_REG10107 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x201700u32u32_I_TX_A_848_06_TX_SYMBOL23_MOD_REG10107 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x201704u32u32_I_TX_A_848_07_TX_SYMBOL_CONFIG_REG0 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201708u32u32_I_TX_B_106_00_ANA_TX_AMPLITUDE_REGffff5094 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_B_106 starts from here.
0x20170cu32u32_I_TX_B_106_01_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201710u32u32_I_TX_B_106_02_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201714u32u32_I_TX_B_106_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201718u32u32_I_TX_B_106_04_ANA_TX_SHAPE_CONTROL_REG7000756 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20171cu32u32_I_TX_B_106_05_TX_SYMBOL_CONFIG_REG402b9 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201720u32u32_I_TX_B_106_06_TX_SYMBOL01_MOD_REG85 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201724u32u32_I_TX_B_106_07_TX_SYMBOL0_DEF_REG1f (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x201728u32u32_I_TX_B_212_00_ANA_TX_AMPLITUDE_REGffff5074 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_B_212 starts from here.
0x20172cu32u32_I_TX_B_212_01_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201730u32u32_I_TX_B_212_02_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201734u32u32_I_TX_B_212_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201738u32u32_I_TX_B_212_04_ANA_TX_SHAPE_CONTROL_REG7000746 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20173cu32u32_I_TX_B_212_05_TX_SYMBOL_CONFIG_REG4014c (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201740u32u32_I_TX_B_212_06_TX_SYMBOL01_MOD_REG85 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201744u32u32_I_TX_B_212_07_TX_SYMBOL0_DEF_REG3 (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x201748u32u32_I_TX_B_424_00_ANA_TX_AMPLITUDE_REGffff5074 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_B_424 starts from here.
0x20174cu32u32_I_TX_B_424_01_ANA_TX_CLK_CONTROL_REG78f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201750u32u32_I_TX_B_424_02_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201754u32u32_I_TX_B_424_03_TX_OVERSHOOT_CONFIG_REG1fe0013 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201758u32u32_I_TX_B_424_04_ANA_TX_SHAPE_CONTROL_REGe000f54 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20175cu32u32_I_TX_B_424_05_TX_SYMBOL_CONFIG_REG4014c (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201760u32u32_I_TX_B_424_06_TX_SYMBOL01_MOD_REG86 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201764u32u32_I_TX_B_424_07_TX_SYMBOL0_DEF_REG3 (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x201768u32u32_I_TX_B_848_00_ANA_TX_AMPLITUDE_REGffff506c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_B_848 starts from here.
0x20176cu32u32_I_TX_B_848_01_ANA_TX_CLK_CONTROL_REG78f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201770u32u32_I_TX_B_848_02_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201774u32u32_I_TX_B_848_03_TX_OVERSHOOT_CONFIG_REG7e000d (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201778u32u32_I_TX_B_848_04_ANA_TX_SHAPE_CONTROL_REGd000f32 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20177cu32u32_I_TX_B_848_05_TX_SYMBOL_CONFIG_REG4014c (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201780u32u32_I_TX_B_848_06_TX_SYMBOL01_MOD_REG87 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201784u32u32_I_TX_B_848_07_TX_SYMBOL0_DEF_REG3 (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x201788u32u32_I_TX_F_00_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG. Note: Configuration: I_TX_F starts from here.
0x20178cu32u32_I_TX_F_212_00_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_F_212 starts from here.
0x201790u32u32_I_TX_F_212_01_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201794u32u32_I_TX_F_212_02_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201798u32u32_I_TX_F_212_03_ANA_TX_SHAPE_CONTROL_REG7010744 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x20179cu32u32_I_TX_F_424_00_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_F_424 starts from here.
0x2017a0u32u32_I_TX_F_424_01_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2017a4u32u32_I_TX_F_424_02_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2017a8u32u32_I_TX_F_424_03_ANA_TX_SHAPE_CONTROL_REG7010f33 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2017acu32u32_I_TX_15693_100_00_ANA_TX_AMPLITUDE_REGffff50f4 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_15693_100 starts from here.
0x2017b0u32u32_I_TX_15693_100_01_ANA_TX_CLK_CONTROL_REG783 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2017b4u32u32_I_TX_15693_100_02_TX_UNDERSHOOT_CONFIG_REGf000001f (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2017b8u32u32_I_TX_15693_100_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2017bcu32u32_I_TX_15693_100_04_ANA_TX_SHAPE_CONTROL_REG1b000745 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2017c0u32u32_I_TX_15693_100_05_TX_DATA_MOD_REG43 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x2017c4u32u32_I_TX_15693_100_06_TX_SYMBOL23_MOD_REG4 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x2017c8u32u32_I_TX_15693_100_07_TX_SYMBOL_CONFIG_REG7c00 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x2017ccu32u32_I_TX_15693_10_00_ANA_TX_AMPLITUDE_REGffff5090 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_15693_10 starts from here.
0x2017d0u32u32_I_TX_15693_10_01_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2017d4u32u32_I_TX_15693_10_02_TX_UNDERSHOOT_CONFIG_REGff000f (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2017d8u32u32_I_TX_15693_10_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2017dcu32u32_I_TX_15693_10_04_ANA_TX_SHAPE_CONTROL_REG7010f44 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2017e0u32u32_I_TX_15693_10_05_TX_DATA_MOD_REG43 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x2017e4u32u32_I_TX_15693_10_06_TX_SYMBOL23_MOD_REG4 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x2017e8u32u32_I_TX_15693_10_07_TX_SYMBOL_CONFIG_REG7c00 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x2017ecu32u32_I_TX_EPCV2_TARI_9_44_00_ANA_TX_AMPLITUDE_REGfffff094 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_EPCV2_TARI_9_44 starts from here.
0x2017f0u32u32_I_TX_EPCV2_TARI_9_44_01_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2017f4u32u32_I_TX_EPCV2_TARI_9_44_02_TX_UNDERSHOOT_CONFIG_REGff000f (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2017f8u32u32_I_TX_EPCV2_TARI_9_44_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2017fcu32u32_I_TX_EPCV2_TARI_9_44_04_ANA_TX_SHAPE_CONTROL_REG7000734 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201800u32u32_I_TX_EPCV2_TARI_9_44_05_TX_SYMBOL_CONFIG_REGed (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201804u32u32_I_TX_EPCV2_TARI_9_44_06_TX_SYMBOL0_DEF_REG2841 (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x201808u32u32_I_TX_EPCV2_TARI_9_44_07_TX_SYMBOL1_DEF_REGa1 (hex) Value for Register CLIF_TX_SYMBOL1_DEF_REG.
0x20180cu32u32_I_TX_EPCV2_TARI_18_88_00_ANA_TX_AMPLITUDE_REGfffff08c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG. Note: Configuration: I_TX_EPCV2_TARI_18_88 starts from here.
0x201810u32u32_I_TX_EPCV2_TARI_18_88_01_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201814u32u32_I_TX_EPCV2_TARI_18_88_02_TX_UNDERSHOOT_CONFIG_REGff000f (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201818u32u32_I_TX_EPCV2_TARI_18_88_03_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x20181cu32u32_I_TX_EPCV2_TARI_18_88_04_ANA_TX_SHAPE_CONTROL_REG7000734 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201820u32u32_I_TX_EPCV2_TARI_18_88_05_TX_SYMBOL_CONFIG_REGed (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201824u32u32_I_TX_EPCV2_TARI_18_88_06_TX_SYMBOL0_DEF_REG2841 (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x201828u32u32_I_TX_EPCV2_TARI_18_88_07_TX_SYMBOL1_DEF_REGa1 (hex) Value for Register CLIF_TX_SYMBOL1_DEF_REG.
0x20182cu32u32_I_TX_ACT_00_ANA_PBF_CONTROL_REGa0 (hex) Value for Register CLIF_ANA_PBF_CONTROL_REG. Note: Configuration: I_TX_ACT starts from here.
0x201830u32u32_I_TX_ACT_106_00_TRANSCEIVE_CONTROL_REG35003 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: I_TX_ACT_106 starts from here.
0x201834u32u32_I_TX_ACT_106_01_ANA_TX_AMPLITUDE_REGffff50f4 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x201838u32u32_I_TX_ACT_106_02_ANA_TX_CLK_CONTROL_REG783 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x20183cu32u32_I_TX_ACT_106_03_TX_UNDERSHOOT_CONFIG_REG17 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201840u32u32_I_TX_ACT_106_04_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201844u32u32_I_TX_ACT_106_05_ANA_TX_SHAPE_CONTROL_REG1b000f43 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201848u32u32_I_TX_ACT_106_06_TX_DATA_MOD_REG230104 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x20184cu32u32_I_TX_ACT_106_07_TX_SYMBOL23_MOD_REG260104 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x201850u32u32_I_TX_ACT_106_08_TX_SYMBOL_CONFIG_REG9 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201854u32u32_I_TX_ACT_106_09_TX_SYMBOL01_MOD_REG230104 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x201858u32u32_I_TX_ACT_212_00_TRANSCEIVE_CONTROL_REG30001 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: I_TX_ACT_212 starts from here.
0x20185cu32u32_I_TX_ACT_212_01_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x201860u32u32_I_TX_ACT_212_02_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201864u32u32_I_TX_ACT_212_03_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x201868u32u32_I_TX_ACT_212_04_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x20186cu32u32_I_TX_ACT_212_05_ANA_TX_SHAPE_CONTROL_REG7010f44 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201870u32u32_I_TX_ACT_212_06_TX_DATA_MOD_REG15 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x201874u32u32_I_TX_ACT_212_07_TX_SYMBOL_CONFIG_REG31000f (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x201878u32u32_I_TX_ACT_212_08_TX_SYMBOL01_MOD_REG15 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x20187cu32u32_I_TX_ACT_424_00_TRANSCEIVE_CONTROL_REG30001 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: I_TX_ACT_424 starts from here.
0x201880u32u32_I_TX_ACT_424_01_ANA_TX_AMPLITUDE_REGffff507c (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x201884u32u32_I_TX_ACT_424_02_ANA_TX_CLK_CONTROL_REG8f (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x201888u32u32_I_TX_ACT_424_03_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x20188cu32u32_I_TX_ACT_424_04_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x201890u32u32_I_TX_ACT_424_05_ANA_TX_SHAPE_CONTROL_REG7010f33 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x201894u32u32_I_TX_ACT_424_06_TX_DATA_MOD_REG16 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x201898u32u32_I_TX_ACT_424_07_TX_SYMBOL_CONFIG_REG31000f (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x20189cu32u32_I_TX_ACT_424_08_TX_SYMBOL01_MOD_REG16 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x2018a0u32u32_I_TX_BOOT_00_TRANSCEIVE_CONTROL_REG0 (hex) Value for Register CLIF_TRANSCEIVE_CONTROL_REG. Note: Configuration: I_TX_BOOT starts from here.
0x2018a4u32u32_I_TX_BOOT_01_ANA_PBF_CONTROL_REGa0 (hex) Value for Register CLIF_ANA_PBF_CONTROL_REG.
0x2018a8u32u32_I_TX_BOOT_02_ANA_TX_AMPLITUDE_REGffff0003 (hex) Value for Register CLIF_ANA_TX_AMPLITUDE_REG.
0x2018acu32u32_I_TX_BOOT_03_ANA_TX_CLK_CONTROL_REG83 (hex) Value for Register CLIF_ANA_TX_CLK_CONTROL_REG.
0x2018b0u32u32_I_TX_BOOT_04_TX_UNDERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_UNDERSHOOT_CONFIG_REG.
0x2018b4u32u32_I_TX_BOOT_05_TX_OVERSHOOT_CONFIG_REG0 (hex) Value for Register CLIF_TX_OVERSHOOT_CONFIG_REG.
0x2018b8u32u32_I_TX_BOOT_06_ANA_TX_SHAPE_CONTROL_REG0 (hex) Value for Register CLIF_ANA_TX_SHAPE_CONTROL_REG.
0x2018bcu32u32_I_TX_BOOT_07_TX_DATA_MOD_REG0 (hex) Value for Register CLIF_TX_DATA_MOD_REG.
0x2018c0u32u32_I_TX_BOOT_08_TX_SYMBOL23_MOD_REG0 (hex) Value for Register CLIF_TX_SYMBOL23_MOD_REG.
0x2018c4u32u32_I_TX_BOOT_09_TX_SYMBOL_CONFIG_REG0 (hex) Value for Register CLIF_TX_SYMBOL_CONFIG_REG.
0x2018c8u32u32_I_TX_BOOT_10_ANA_CLK_MAN_REG0 (hex) Value for Register CLIF_ANA_CLK_MAN_REG.
0x2018ccu32u32_I_TX_BOOT_11_TX_SYMBOL01_MOD_REG0 (hex) Value for Register CLIF_TX_SYMBOL01_MOD_REG.
0x2018d0u32u32_I_TX_BOOT_12_TX_SYMBOL0_DEF_REG0 (hex) Value for Register CLIF_TX_SYMBOL0_DEF_REG.
0x2018d4u32u32_I_TX_BOOT_13_TX_SYMBOL1_DEF_REG0 (hex) Value for Register CLIF_TX_SYMBOL1_DEF_REG.
0x2018d8u32u32_I_TX_BOOT_14_TEST_CONTROL_REG280000 (hex) Value for Register CLIF_TEST_CONTROL_REG.


Address Type Field Name Default Value Description
[Struct:4]

I_Rx_val


0x2018dc
Value to be applied to the corresponding CLIF register for CLIF Initiator Mode - Receive.
0x2018dcu32u32_I_RX_PASS_00_ANA_AGC_REG2 (hex) Value for Register CLIF_ANA_AGC_REG. Note: Configuration: I_RX_PASS starts from here.
0x2018e0u32u32_I_RX_PASS_01_AGC_INPUT_REG20001f0 (hex) Value for Register CLIF_AGC_INPUT_REG.
0x2018e4u32u32_I_RX_A_106_P_00_ANA_RX_REG2002f (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_A_106_P starts from here.
0x2018e8u32u32_I_RX_A_106_P_01_SIGPRO_RM_CONFIG1_REG440dc (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x2018ecu32u32_I_RX_A_106_P_02_AGC_CONFIG1_REG3e40104 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x2018f0u32u32_I_RX_A_106_P_03_AGC_CONFIG0_REG7001008b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2018f4u32u32_I_RX_A_106_P_04_RX_CONFIG_REG3 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x2018f8u32u32_I_RX_A_212_00_ANA_RX_REG20026 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_A_212 starts from here.
0x2018fcu32u32_I_RX_A_212_01_SIGPRO_RM_CONFIG1_REG1192605 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201900u32u32_I_RX_A_212_02_AGC_CONFIG1_REG3e10a04 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201904u32u32_I_RX_A_212_03_AGC_CONFIG0_REG40c0b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201908u32u32_I_RX_A_212_04_RX_CONFIG_REG23 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x20190cu32u32_I_RX_A_424_00_ANA_RX_REG20026 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_A_424 starts from here.
0x201910u32u32_I_RX_A_424_01_SIGPRO_RM_CONFIG1_REG1192905 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201914u32u32_I_RX_A_424_02_AGC_CONFIG1_REG3e10a04 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201918u32u32_I_RX_A_424_03_AGC_CONFIG0_REG40c0b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x20191cu32u32_I_RX_A_424_04_RX_CONFIG_REG23 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201920u32u32_I_RX_A_848_00_ANA_RX_REG20021 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_A_848 starts from here.
0x201924u32u32_I_RX_A_848_01_SIGPRO_RM_CONFIG1_REG10f2505 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201928u32u32_I_RX_A_848_02_AGC_CONFIG1_REG3e10a04 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x20192cu32u32_I_RX_A_848_03_AGC_CONFIG0_REG40c0b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201930u32u32_I_RX_A_848_04_RX_CONFIG_REG23 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201934u32u32_I_RX_B_00_AGC_CONFIG1_REG3e10a04 (hex) Value for Register CLIF_AGC_CONFIG1_REG. Note: Configuration: I_RX_B starts from here.
0x201938u32u32_I_RX_B_01_AGC_CONFIG0_REG40c0b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x20193cu32u32_I_RX_B_02_RX_CONFIG_REG54 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201940u32u32_I_RX_B_106_00_ANA_RX_REG2002b (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_B_106 starts from here.
0x201944u32u32_I_RX_B_106_01_SIGPRO_RM_CONFIG1_REG11f4615 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201948u32u32_I_RX_B_212_00_ANA_RX_REG20026 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_B_212 starts from here.
0x20194cu32u32_I_RX_B_212_01_SIGPRO_RM_CONFIG1_REG1192805 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201950u32u32_I_RX_B_424_00_ANA_RX_REG20026 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_B_424 starts from here.
0x201954u32u32_I_RX_B_424_01_SIGPRO_RM_CONFIG1_REG1192a05 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201958u32u32_I_RX_B_848_00_ANA_RX_REG2002a (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_B_848 starts from here.
0x20195cu32u32_I_RX_B_848_01_SIGPRO_RM_CONFIG1_REG10f2505 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201960u32u32_I_RX_F_P_00_AGC_CONFIG1_REG3e10a04 (hex) Value for Register CLIF_AGC_CONFIG1_REG. Note: Configuration: I_RX_F_P starts from here.
0x201964u32u32_I_RX_F_P_01_AGC_CONFIG0_REG40c0b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201968u32u32_I_RX_F_P_02_RX_CONFIG_REG38 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x20196cu32u32_I_RX_F_212_P_00_ANA_RX_REG20021 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_F_212_P starts from here.
0x201970u32u32_I_RX_F_212_P_01_SIGPRO_RM_CONFIG1_REG10f2605 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201974u32u32_I_RX_F_424_P_00_ANA_RX_REG20025 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_F_424_P starts from here.
0x201978u32u32_I_RX_F_424_P_01_SIGPRO_RM_CONFIG1_REG10f2605 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x20197cu32u32_I_RX_15693_00_AGC_CONFIG1_REG3e40104 (hex) Value for Register CLIF_AGC_CONFIG1_REG. Note: Configuration: I_RX_15693 starts from here.
0x201980u32u32_I_RX_15693_01_AGC_CONFIG0_REG7000008b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201984u32u32_I_RX_15693_02_RX_CONFIG_REG1d10 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201988u32u32_I_RX_15693_26_00_ANA_RX_REG2002a (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_15693_26 starts from here.
0x20198cu32u32_I_RX_15693_26_01_SIGPRO_RM_CONFIG1_REGc4010 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201990u32u32_I_RX_15693_53_00_ANA_RX_REG2002a (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_15693_53 starts from here.
0x201994u32u32_I_RX_15693_53_01_SIGPRO_RM_CONFIG1_REGc4010 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201998u32u32_I_RX_EPCV2_00_AGC_CONFIG1_REG3e40a04 (hex) Value for Register CLIF_AGC_CONFIG1_REG. Note: Configuration: I_RX_EPCV2 starts from here.
0x20199cu32u32_I_RX_EPCV2_01_AGC_CONFIG0_REGc0b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2019a0u32u32_I_RX_EPCV2_SC424_2MP_00_ANA_RX_REG2002e (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_EPCV2_SC424_2MP starts from here.
0x2019a4u32u32_I_RX_EPCV2_SC424_2MP_01_SIGPRO_RM_CONFIG1_REGc6014 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x2019a8u32u32_I_RX_EPCV2_SC424_4MP_00_ANA_RX_REG2002a (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_EPCV2_SC424_4MP starts from here.
0x2019acu32u32_I_RX_EPCV2_SC424_4MP_01_SIGPRO_RM_CONFIG1_REGc8014 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x2019b0u32u32_I_RX_EPCV2_SC848_2MP_00_ANA_RX_REG2002f (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_EPCV2_SC848_2MP starts from here.
0x2019b4u32u32_I_RX_EPCV2_SC848_2MP_01_SIGPRO_RM_CONFIG1_REGc8094 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x2019b8u32u32_I_RX_EPCV2_SC848_4MP_00_ANA_RX_REG20022 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_EPCV2_SC848_4MP starts from here.
0x2019bcu32u32_I_RX_EPCV2_SC848_4MP_01_SIGPRO_RM_CONFIG1_REGc7094 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x2019c0u32u32_I_RX_ACT_00_ANA_AGC_REG2 (hex) Value for Register CLIF_ANA_AGC_REG. Note: Configuration: I_RX_ACT starts from here.
0x2019c4u32u32_I_RX_ACT_01_SIGPRO_RM_CONFIG1_REG10ccc05 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x2019c8u32u32_I_RX_ACT_02_AGC_INPUT_REG3000150 (hex) Value for Register CLIF_AGC_INPUT_REG.
0x2019ccu32u32_I_RX_ACT_03_ANA_CM_CONFIG_REG14080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x2019d0u32u32_I_RX_ACT_04_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.
0x2019d4u32u32_I_RX_ACT_05_ANA_CLK_MAN_REG10 (hex) Value for Register CLIF_ANA_CLK_MAN_REG.
0x2019d8u32u32_I_RX_ACT_106_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_ACT_106 starts from here.
0x2019dcu32u32_I_RX_ACT_106_01_AGC_CONFIG1_REG207ff6 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x2019e0u32u32_I_RX_ACT_106_02_AGC_CONFIG0_REG4400b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2019e4u32u32_I_RX_ACT_106_03_SIGPRO_CM_CONFIG_REG104 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x2019e8u32u32_I_RX_ACT_106_04_RX_CONFIG_REG113 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x2019ecu32u32_I_RX_ACT_212_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_ACT_212 starts from here.
0x2019f0u32u32_I_RX_ACT_212_01_AGC_CONFIG1_REG207ff6 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x2019f4u32u32_I_RX_ACT_212_02_AGC_CONFIG0_REG4400b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x2019f8u32u32_I_RX_ACT_212_03_SIGPRO_CM_CONFIG_REG6206 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x2019fcu32u32_I_RX_ACT_212_04_SIGPRO_ADCBCM_THRESHOLD_REG80060 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x201a00u32u32_I_RX_ACT_212_05_SIGPRO_ADCBCM_CONFIG_REGf805d05 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201a04u32u32_I_RX_ACT_212_06_RX_CONFIG_REG38 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201a08u32u32_I_RX_ACT_424_00_ANA_RX_REG390a3 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_ACT_424 starts from here.
0x201a0cu32u32_I_RX_ACT_424_01_AGC_CONFIG1_REG207ff6 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201a10u32u32_I_RX_ACT_424_02_AGC_CONFIG0_REG4400b (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201a14u32u32_I_RX_ACT_424_03_SIGPRO_CM_CONFIG_REG6206 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201a18u32u32_I_RX_ACT_424_04_SIGPRO_ADCBCM_THRESHOLD_REG80060 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x201a1cu32u32_I_RX_ACT_424_05_SIGPRO_ADCBCM_CONFIG_REGf805d09 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201a20u32u32_I_RX_ACT_424_06_RX_CONFIG_REG38 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201a24u32u32_I_RX_BOOT_00_ANA_RX_REG3db20 (hex) Value for Register CLIF_ANA_RX_REG. Note: Configuration: I_RX_BOOT starts from here.
0x201a28u32u32_I_RX_BOOT_01_ANA_AGC_REG2 (hex) Value for Register CLIF_ANA_AGC_REG.
0x201a2cu32u32_I_RX_BOOT_02_SIGPRO_RM_CONFIG1_REGc0000 (hex) Value for Register CLIF_SIGPRO_RM_CONFIG1_REG.
0x201a30u32u32_I_RX_BOOT_03_AGC_CONFIG1_REG10107ff7 (hex) Value for Register CLIF_AGC_CONFIG1_REG.
0x201a34u32u32_I_RX_BOOT_04_AGC_CONFIG0_REG4007 (hex) Value for Register CLIF_AGC_CONFIG0_REG.
0x201a38u32u32_I_RX_BOOT_05_AGC_INPUT_REG3000150 (hex) Value for Register CLIF_AGC_INPUT_REG.
0x201a3cu32u32_I_RX_BOOT_06_ANA_CM_CONFIG_REGc080 (hex) Value for Register CLIF_ANA_CM_CONFIG_REG.
0x201a40u32u32_I_RX_BOOT_07_ANA_TEST_REG50004a (hex) Value for Register CLIF_ANA_TEST_REG.
0x201a44u32u32_I_RX_BOOT_08_ANA_NFCLD_REG1c (hex) Value for Register CLIF_ANA_NFCLD_REG.
0x201a48u32u32_I_RX_BOOT_09_SIGPRO_CM_CONFIG_REG4 (hex) Value for Register CLIF_SIGPRO_CM_CONFIG_REG.
0x201a4cu32u32_I_RX_BOOT_10_SIGPRO_ADCBCM_THRESHOLD_REG0 (hex) Value for Register CLIF_SIGPRO_ADCBCM_THRESHOLD_REG.
0x201a50u32u32_I_RX_BOOT_11_SIGPRO_ADCBCM_CONFIG_REG1000000 (hex) Value for Register CLIF_SIGPRO_ADCBCM_CONFIG_REG.
0x201a54u32u32_I_RX_BOOT_12_RX_CONFIG_REG2 (hex) Value for Register CLIF_RX_CONFIG_REG.
0x201a58u32u32_I_RX_BOOT_13_BBA_CONTROL_REG0 (hex) Value for Register CLIF_BBA_CONTROL_REG.

Page VI [Trailer]

Trailer region of the EEPROM. This region does not contain any function data/values. Test cases can write scratch data beyond this region.

Starting Address : 0x201a80


Address Type Field Name Default Value Description
[Struct:1]

Last


0x201a80
Last structure on EEPROM. Starting from this address/region, there is nothing relevent for the example/reference implementation.
0x201a80u32dummyByte0x32363437 (hex)Dummy Byte for the Structure